Part Number Hot Search : 
AP3842 NJM3771D N6763 AEP128SI CA0158M AP9973J MIC44 N25F80
Product Description
Full Text Search
 

To Download ICS511M Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 ICS511
LOCOTM PLL CLOCK MULTIPLIER
Description
The ICS511 LOCOTM is the most cost effective way to generate a high quality, high frequency clock output from a lower frequency crystal or clock input. The name LOCO stands for Low Cost Oscillator, as it is designed to replace crystal oscillators in most electronic systems. Using Phase-Locked Loop (PLL) techniques, the device uses a standard fundamental mode, inexpensive crystal to produce output clocks up to 200 MHz. Stored in the chip's ROM is the ability to generate nine different multiplication factors, allowing one chip to output many common frequencies (see table on page 2). The device also has an output enable pin which tri-states the clock output when the OE pin is taken low. This product is intended for clock generation. It has low output jitter (variation in the output period), but input to output skew and jitter are not defined nor guaranteed. For applications which require defined input to output skew, use the ICS570B.
Features
* Packaged as 8-pin SOIC or die * Available in Pb (lead) free package * Upgrade of popular ICS501 with:
- changed multiplier table - faster operating frequencies - output duty cycle at VDD/2 Zero ppm multiplication error Input crystal frequency of 5 - 27 MHz Input clock frequency of 2 - 50 MHz Output clock frequencies up to 200 MHz Extremely low jitter of 25 ps (one sigma) Compatible with all popular CPUs Duty cycle of 45/55 up to 200 MHz Mask option for nine selectable frequencies Operating voltage of 3.3 V or 5 V Tri-state output for board level testing Industrial temperature version available Advanced, low power CMOS process
* * * * * * * * * * * *
Block Diagram
VDD
S1:0 X1/ICLK Crystal or Clock input X2
2
Crystal Oscillator
PLL Clock Multiplier Circuitry and ROM
CLK
Optional crystal capacitors GND
OE
MDS 511 G I n t e gra te d C i r c u i t S y s t e m s
1
5 25 Race Stre et, San Jo se, CA 9 5126
Revision 102504 te l (40 8) 2 97-12 01
w w w. i c st . c o m
ICS511 LOCOTM PLL Clock Multiplier
Pin Assignment
Clock Output Table
S1 S0 CLK
0 X1/ I CLK VDD GND S1 1 2 3 4 8 7 6 5 X2 OE S0 CLK 0 0 M M M 8 Pi n ( 150 mi l ) SOI C 1 1 1
0 M 1 0 M 1 0 M 1
4X input 5.333X input 5X input 2.5X input 2X input 3.333X input 6X input 3X input 8X input
0 = connect directly to ground 1 = connect directly to VDD M = leave unconnected (floating)
Common Output Frequency Examples (MHz)
Output Input Selection (S1, S0) Output Input Selection (S1, S0) 20 24 30 32 33.33 37.5 40 48 50 60 64
10 M, M
66.66
12 M, M
72
10 1, M
75
16 M, M
80
16.66 M, M
83.33
15 M, 0
90
10 0, 0
100
12 0, 0
120
20 M, 0
125
10 1, 0
133.3
16 0, 0
150
20 M, 1
12 1, 0
25 1, M
10 1, 1
25 M, 1
15 1, 0
20 0, 1
15 1, 1
25 0, 1
25 0, M
25 1, 0
Pin Descriptions
Pin Number
1 2 3 4 5 6 7 8
Pin Name
XI/ICLK VDD GND S1 CLK S0 OE X2
Pin Type
Input Power Power Tri-level Iinput Output Tri-level Input Input Output
Pin Description
Crystal connection or clock input. Connect to +3.3 V or +5 V. Connect to ground. Select 1 for output clock. Connect to GND or VDD or float. Clock output per table above. Select 0 for output clock. Connect to GND or VDD or float. Output enable. Tri-states CLK output when low. Internal pull-up resistor. Crystal connection. Leave unconnected for clock input.
MDS 511 G In te grated Circuit Systems
2
525 Ra ce Street, San Jose, CA 9512 6
Revision 102504 tel (4 08) 297 -1 201
w w w. i c s t . c o m
ICS511 LOCOTM PLL Clock Multiplier
External Components
Decoupling Capacitor
As with any high-performance mixed-signal IC, the ICS511 must be isolated from system power supply noise to perform optimally. A decoupling capacitor of 0.01F must be connected between VDD and the GND. It must be connected close to the ICS511 to minimize lead inductance. No external power supply filtering is required for the ICS511.
used. The device crystal connections should include pads for small capacitors from X1 to ground and from X2 to ground. These capacitors are used to adjust the stray capacitance of the board to match the nominally required crystal load capacitance. Because load capacitance can only be increased in this trimming process, it is important to keep stray capacitance to a minimum by using very short PCB traces (and no vias) between the crystal and device. Crystal capacitors, if needed, must be connected from each of the pins X1 and X2 to ground. The value (in pF) of these crystal caps should equal (CL -12 pF)*2. In this equation, CL= crystal load capacitance in pF. Example: For a crystal with a 16 pF load capacitance, each crystal capacitor would be 8 pF [(16-12) x 2] = 8.
Series Termination Resistor
A 33 terminating resistor can be used next to the CLK pin for trace lengths over one inch.
Crystal Load Capacitors
The total on-chip capacitance is approximately 12 pF. A parallel resonant, fundamental mode crystal should be
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the ICS511. These ratings, which are standard values for ICS commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.
Item
Supply Voltage, VDD All Inputs and Outputs Ambient Operating Temperature (Commercial grade) Ambient Operating Temperature (Industrial grade) Storage Temperature Soldering Temperature 7V
Rating
-0.5 V to VDD+0.5 V 0 to +70C -40 to +85C -65 to +150C 260C
Recommended Operation Conditions
Parameter
Ambient Operating Temperature Power Supply Voltage (measured in respect to GND)
Min.
-40 +3.135
Typ.
Max.
+85 +5.25
Units
C V
MDS 511 G In te grat ed Circuit Syst ems
3
525 Ra ce St reet , San Jose, CA 9512 6
Revision 102504 t el (4 08) 297 -1 201
w w w. i c s t . c o m
ICS511 LOCOTM PLL Clock Multiplier
DC Electrical Characteristics
VDD=3.3 V 5% , Ambient temperature -40 to +85C, unless stated otherwise
Parameter
Operating Voltage Input High Voltage, ICLK only Input Low Voltage, ICLK only Input High Voltage Input Low Voltage Input High Voltage Input Low Voltage Output High Voltage Output Low Voltage IDD Operating Supply Current, 20 MHz crystal Short Circuit Current On-Chip Pull-up Resistor Input Capacitance, S1, S0, and OE Nominal Output Impedance
Symbol
VDD VIH VIL VIH VIL VIH VIL VOH VOL
Conditions
ICLK (pin 1) ICLK (pin 1) OE (pin 7) OE (pin 7) S0, S1 S0, S1 IOH = -25 mA IOL = 25 mA No load, 100M CLK output Pin 7 Pins 4, 6, 7
Min.
3.135 (VDD/2)+0.7
Typ.
Max.
3.465 (VDD/2)-0.7
Units
V V V V V V V V V mA mA k pF
2.0 0.8 VDD-0.5 0.5 2.4 0.4 8 +70 270 4 20
AC Electrical Characteristics
VDD = 3.3 V 5%, Ambient Temperature -40 to +85 C, unless stated otherwise
Parameter
Input Frequency, crystal input Input Frequency, clock input Output Frequency Output Clock Rise Time Output Clock Fall Time Output Clock Duty Cycle PLL Bandwidth Output Enable Time, OE high to output on Output Disable Time, OE low to tri-state Absolute Clock Period Jitter One Sigma Clock Period Jitter
Symbol
FIN FIN FOUT tOR tOF tOD
Conditions
Min.
5 2
Typ.
Max.
27 50 160 145
Units
MHz MHz MHz MHz ns ns
0C to +70C -40C to +85C 0.8 to 2.0 V, Note 1 2.0 to 8.0 V, Note 1 1.5 V, up to 160 MHz
14 14 1 1 45 10 50 50 49-51
55
% kHz ns ns ps ps
tja tjs
Deviation from mean
+70 25
Note 1: Measured with 15 pF load.
MDS 511 G In te grat ed Circuit Syst ems
4
525 Ra ce St reet , San Jose, CA 9512 6
Revision 102504 t el (4 08) 297 -1 201
w w w. i c s t . c o m
ICS511 LOCOTM PLL Clock Multiplier
DC Electrical Characteristics
VDD=5.0 V 5% , Ambient temperature -40 to +85C, unless stated otherwise
Parameter
Operating Voltage Input High Voltage, ICLK only Input Low Voltage, ICLK only Input High Voltage Input Low Voltage Input High Voltage Input Low Voltage Output High Voltage Output Low Voltage IDD Operating Supply Current, 20 MHz crystal Short Circuit Current On-Chip Pull-up Resistor Input Capacitance, S1, S0, and OE Nominal Output Impedance
Symbol
VDD VIH VIL VIH VIL VIH VIL VOH VOL
Conditions
ICLK (pin 1) ICLK (pin 1) OE (pin 7) OE (pin 7) S0, S1 S0, S1 IOH = -25 mA IOL = 25 mA No load, 100M CLK output Pin 7 Pins 4, 6, 7
Min.
4.75 (VDD/2)+1
Typ.
Max.
5.25 (VDD/2)-1
Units
V V V V V V V V V mA mA k pF
2.0 0.8 VDD-0.5 0.5 2.4 0.4 9 +70 270 4 20
AC Electrical Characteristics
VDD = 5.0 V 5%, Ambient Temperature -40 to +85 C, unless stated otherwise
Parameter
Input Frequency, crystal input Input Frequency, clock input Output Frequency Output Clock Rise Time Output Clock Fall Time Output Clock Duty Cycle PLL Bandwidth Output Enable Time, OE high to output on Output Disable Time, OE low to tri-state Absolute Clock Period Jitter One Sigma Clock Period Jitter
Symbol
FIN FIN FOUT tOR tOF tOD
Conditions
Min.
5 2
Typ.
Max.
27 50 200 160
Units
MHz MHz MHz MHz ns ns
0C to +70C -40C to +85C 0.8 to 2.0 V, Note 1 2.0 to 8.0 V, Note 1 1.5 V, up to 160 MHz
14 14 1 1 45 10 50 50 49-51
55
% kHz ns ns ps ps
tja tjs
Deviation from mean
+70 25
Note 1: Measured with 15 pF load.
MDS 511 G In te grat ed Circuit Syst ems
5
525 Ra ce St reet , San Jose, CA 9512 6
Revision 102504 t el (4 08) 297 -1 201
w w w. i c s t . c o m
ICS511 LOCOTM PLL Clock Multiplier
Thermal Characteristics
Parameter
Thermal Resistance Junction to Ambient
Symbol
JA JA JA JC
Conditions
Still air 1 m/s air flow 3 m/s air flow
Min.
Typ.
150 140 120 40
Max. Units
C/W C/W C/W C/W
Thermal Resistance Junction to Case
Marking Diagram
8 5
Marking Diagram (Industrial grade)
8 5
ICS511M ###### YYWW
1 4 1
ICS511I ###### YYWW
4
Marking Diagram (Pb free)
8 5
Marking Diagram (Pb free/Industrial
grade)
8 5
511MLF ###### YYWW
1 4 1
511MILF ###### YYWW
4
Notes: 1. ###### is the lot number. 2. YYWW is the last two digits of the year and week that the part was assembled. 3. "LF" denotes Pb (lead) free package. 4. "I" denotes industrial grade.
MDS 511 G In te grat ed Circuit Syst ems
6
525 Ra ce St reet , San Jose, CA 9512 6
Revision 102504 t el (4 08) 297 -1 201
w w w. i c s t . c o m
ICS511 LOCOTM PLL Clock Multiplier
Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Narrow Body)
Package dimensions are kept current with JEDEC Publication No. 95
8
Millimeters Symbol Min Max
Inches Min Max
E INDEX AREA
H
12 D
A A1 B C D E e H h L
1.35 1.75 0.10 0.25 0.33 0.51 0.19 0.25 4.80 5.00 3.80 4.00 1.27 BASIC 5.80 6.20 0.25 0.50 0.40 1.27 0 8
h x 45
.0532 .0688 .0040 .0098 .013 .020 .0075 .0098 .1890 .1968 .1497 .1574 0.050 BASIC .2284 .2440 .010 .020 .016 .050 0 8
A A1
C
-Ce
B SEATING PLANE L
.10 (.004)
C
MDS 511 G In te grat ed Circuit Syst ems
7
525 Ra ce St reet , San Jose, CA 9512 6
Revision 102504 t el (4 08) 297 -1 201
w w w. i c s t . c o m
ICS511 LOCOTM PLL Clock Multiplier
Ordering Information
Part / Order Number
ICS511M ICS511MT ICS511MI ICS511MIT ICS511MLF ICS511MLFT ICS511MILF ICS511MILFT ICS511-DWF ICS511-DPK
Marking
ICS511M ICS511M ICS511I ICS511I 511MLF 511MLF 511MILF 511MILF -
Shipping Packaging
Tubes Tape and Reel Tubes Tape and Reel Tubes Tape and Reel Tubes Tape and Reel Die on uncut, probed wafers Tested die in waffle pack
Package
8-pin SOIC 8-pin SOIC 8-pin SOIC 8-pin SOIC 8-pin SOIC 8-pin SOIC 8-pin SOIC 8-pin SOIC
Temperature
0 to +70 C 0 to +70 C -40 to +85 C -40 to +85 C 0 to +70 C 0 to +70 C -40 to +85 C -40 to +85 C 0 to +70 C 0 to +70 C
"LF" designates Pb (lead) free packaging. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.
MDS 511 G In te grat ed Circuit Syst ems
8
525 Ra ce St reet , San Jose, CA 9512 6
Revision 102504 t el (4 08) 297 -1 201
w w w. i c s t . c o m


▲Up To Search▲   

 
Price & Availability of ICS511M

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X